DR
AFT
DR
AFT
DRAFT
DR
D
RAFT
DRAFT
DRA
FT DRAF
D
RAFT DRAFT DRAFT DRAFT DRAFT D
DRAFT
D
RAFT DRA
FT DRAFT DRAFT DRAFT DRA
UM10316_0
© NXP B.V. 2008. All rights reserved.
User manual
Rev. 00.06 — 17 December 2008
371 of 571
NXP Semiconductors
UM10316
Chapter 22: LPC29xx LIN 0/1
4.6 LIN master-controller interrupt and capture register
The LIN master-controller interrupt and capture register LIC determines when the LIN
master controller gives an interrupt request if the corresponding interrupt-enable has been
set. Reading the interrupt register clears the interrupt source. A detailed bus-error capture
is reported.
The LIC register is read-only.
shows its bit assignment.
6
IS
R
Idle status
1*
The LIN bus is idle
0
The LIN bus is active
5
ES
R
Error status
1
A bit-error or line-clamped error condition was
detected
0*
No errors have been detected. The error status
is cleared automatically when a new
transmission is initiated
4
TS
R
Transmit status
1
The LIN master controller is transmitting LIN
response fields
0*
3
RS
R
Receive status
1
The LIN master controller is receiving LIN
response fields
0*
2
HS
R
Header status
1
The LIN master controller is transmitting LIN
header fields
0*
1
MBA
R
Message buffer access
1*
The message buffer is released and available
for CPU access
0
The message buffer is locked and the CPU
cannot access it. Either a message is waiting
for transmission or is being transmitted, or the
buffer is in the process of receiving a message
0
MR
R
Message received
1
The message buffer contains a valid received
message
0*
The message buffer does not contain a valid
message. The message-received status is
cleared automatically with a write access to the
message buffer or by a new transmission
request
Table 308. LIN master-controller status register bit description
…continued
* = reset value
Bit
Symbol
Access
Value
Description