DR
AFT
DR
AFT
DRAFT
DR
D
RAFT
DRAFT
DRA
FT DRAF
D
RAFT DRAFT DRAFT DRAFT DRAFT D
DRAFT
D
RAFT DRA
FT DRAFT DRAFT DRAFT DRA
UM10316_0
© NXP B.V. 2008. All rights reserved.
User manual
Rev. 00.06 — 17 December 2008
136 of 571
NXP Semiconductors
UM10316
Chapter 11: LPC29xx pin configuration
P0[14]/IN1[6]/
PMAT1[4]/A12
GPIO 0, pin 14
ADC1 IN6
PWM1 MAT4
EXTBUS A12
P5[11]/D23/DCD0
179
GPIO 5, pin 11
EXTBUS D23
UART0 DCD
-
P0[15]/IN1[7]/
PMAT1[5]/A13
GPIO 0, pin 15
ADC1 IN7
PWM1 MAT5
EXTBUS A13
P4[23]/
USB_PWRD2
GPIO 4, pin 23
USB_PWRD2
-
-
P0[16]IN2[0]/
TXD0/A22
GPIO 0, pin 16
ADC2 IN0
UART0 TXD
EXTBUS A22
P4[7]/A21/DTR1
GPIO 4, pin 7
EXTBUS A21
UART1 DTR
-
V
SS(IO)
184
ground for I/O
P5[7]/D19/
U0OUT1
GPIO 5, pin 7
EXTBUS D19
UART0 OUT1
-
P0[17]/IN2[1]/
RXD0/A23
GPIO 0, pin 17
ADC2 IN1
UART0 RXD
EXTBUS A23
P4[15]/BLS3
GPIO 4, pin 14
BLS3
-
-
P5[15]/
USB_UP_LED1/
RTS1
GPIO 4, pin 14
USB_UP_LED1
UART1 RTS
-
V
DD(CORE)
189
1.8 V power supply for digital core
V
SS(CORE)
190
ground for digital core
P2[16]/TXD1/
PCAP0[2]/BLS2
GPIO 2, pin 16
UART1 TXD
PWM0 CAP2
EXTBUS BLS2
P2[17]/RXD1/
PCAP1[0]/BLS3
GPIO 2, pin 17
UART1 RXD
PWM1 CAP0
EXTBUS BLS3
V
DD(IO)
193
3.3 V power supply for I/O
P0[18]/IN2[2]/
PMAT2[0]/A14
GPIO 0, pin 18
ADC2 IN2
PWM2 MAT0
EXTBUS A14
P0[19]/IN2[3]/
PMAT2[1]/A15
GPIO 0, pin 19
ADC2 IN3
PWM2 MAT1
EXTBUS A15
P3[4]/MAT3[2]/
PMAT2[4]/
TXDC1
GPIO 3, pin 4
TIMER3 MAT2
PWM2 MAT4
CAN1 TXD
P3[5]/MAT3[3]/
PMAT2[5]/
RXDC1
GPIO 3, pin 5
TIMER3 MAT3
PWM2 MAT5
CAN1 RXD
P2[18]/SCS2[1]/
PCAP1[1]/D16
GPIO 2, pin 18
SPI2 SCS1
PWM1 CAP1
EXTBUS D16
P2[19]/SCS2[0]/
PCAP1[2]/D17
GPIO 2, pin 19
SPI2 SCS0
PWM1 CAP2
EXTBUS D17
P0[20]/IN2[4]/
PMAT2[2]/A16
GPIO 0, pin 20
ADC2 IN4
PWM2 MAT2
EXTBUS A16
P0[21]/IN2[5]/
PMAT2[3]/A17
GPIO 0, pin 21
ADC2 IN5
PWM2 MAT3
EXTBUS A17
Table 103. LPC2930/39 LQFP208 pin assignment
…continued
Pin name
Pin
Description
Function 0
(default)
Function 1
Function 2
Function 3