DR
AFT
DR
AFT
DRAFT
DR
D
RAFT
DRAFT
DRA
FT DRAF
D
RAFT DRAFT DRAFT DRAFT DRAFT D
DRAFT
D
RAFT DRA
FT DRAFT DRAFT DRAFT DRA
UM10316_0
© NXP B.V. 2008. All rights reserved.
User manual
Rev. 00.06 — 17 December 2008
433 of 571
NXP Semiconductors
UM10316
Chapter 25: LPC29xx Pulse Width Modulator (PWM)
014h
R/W
0000 FFFF
PRD
The cycle period (minus 1) of all PWM
output
see
018h
R/W
0000 FFFF
PRSC
The prescale register defines the number
of system clock cycles to be counted
(PR+1) before the PWM counter
increments
see
01Ch
R/W
0000 0000h SYNDEL
Holds the delay between input and output
trigger signals of the synchronization port
see
020h
R
0000 0000h CNT
The PWM counter increments every
P1 system clock cycles. When no
pre scaling is required the PWM_Prescale
should be kept at its reset value. Single
system clock cycles are then counted
see
100h
R/W
0000 0000h MTCHACT(0)
Holds the first (activation) match value
related to PWM 0 output
see
104h
R/W
0000 0000h MTCHACT(1)
Holds the first (activation) match value
related to PWM 1 output
see
108h
R/W
0000 0000h MTCHACT(2)
Holds the first (activation) match value
related to PWM 2 output
see
10Ch
R/W
0000 0000h MTCHACT(3)
Holds the first (activation) match value
related to PWM 3 output
see
110h
R/W
0000 0000h MTCHACT(4)
Holds the first (activation) match value
related to PWM 4 output
see
114h
R/W
0000 0000h MTCHACT(5)
Holds the first (activation) match value
related to PWM 5 output
see
200h
R/W
0000 0000h MTCHDEACT(0)
Holds the second (de-activation) match
value related to PWM 0 output
see
204h
R/W
0000 0000h MTCHDEACT(1)
Holds the second (de-activation) match
value related to PWM 1 output
see
208h
R/W
0000 0000h MTCHDEACT(2)
Holds the second (de-activation) match
value related to PWM 2 output
see
20Ch
R/W
0000 0000h MTCHDEACT(3)
Holds the second (de-activation) match
value related to PWM 3 output
see
210h
R/W
0000 0000h MTCHDEACT(4)
Holds the second (de-activation) match
value related to PWM 4 output
see
214h
R/W
0000 0000h MTCHDEACT(5)
Holds the second (de-activation) match
value related to PWM 5 output
see
300h
R
0000 0000h CAPT(0)
Holds the captured value on the selected
event of capture channel 0
see
304h
R
0000 0000h CAPT(1)
Holds the captured value on the selected
event of capture channel 1
see
308h
R
0000 0000h CAPT(2)
Holds the captured value on the selected
event of capture channel 2
see
30Ch
R
0000 0000h CAPT(3)
Holds the captured value on the selected
event of capture channel 3
see
Table 345. PWM register overview
…continued
(base address: 0xE00C 5000 (PWM0), 0xE00C 6000 (PWM1), 0xE00C
7000 (PWM2), 0xE00C 8000 (PWM3))
Address
Access Reset
Value
Name
Description
Reference