DR
AFT
DR
AFT
DRAFT
DR
D
RAFT
DRAFT
DRA
FT DRAF
D
RAFT DRAFT DRAFT DRAFT DRAFT D
DRAFT
D
RAFT DRA
FT DRAFT DRAFT DRAFT DRA
UM10316_0
© NXP B.V. 2008. All rights reserved.
User manual
Rev. 00.06 — 17 December 2008
121 of 571
NXP Semiconductors
UM10316
Chapter 11: LPC29xx pin configuration
VREFN
78
LOW reference for ADC
P0[8]/IN1[0]
79
GPIO 0, pin 8
ADC1 IN0
-
-
P0[9]/IN1[1]
80
GPIO 0, pin 9
ADC1 IN1
-
-
P0[10]/IN1[2]/
PMAT1[0]
81
GPIO 0, pin 10
ADC1 IN2
PWM1 MAT0
-
P0[11]/IN1[3]/
PMAT1[1]
82
GPIO 0, pin 11
ADC1 IN3
PWM1 MAT1
-
V
SS(IO)
83
ground for I/O
P0[12]/IN1[4]/
PMAT1[2]
84
GPIO 0, pin 12
ADC1 IN4
PWM1 MAT2
-
P0[13]/IN1[5]/
PMAT1[3]
85
GPIO 0, pin 13
ADC1 IN5
PWM1 MAT3
-
P0[14]/IN1[6]/
PMAT1[4]
86
GPIO 0, pin 14
ADC1 IN6
PWM1 MAT4
-
P0[15]/IN1[7]/
PMAT1[5]
87
GPIO 0, pin 15
ADC1 IN7
PWM1 MAT5
-
P0[16]IN2[0]/TXD0
88
GPIO 0, pin 16
ADC2 IN0
UART0 TXD
-
P0[17]/IN2[1]/
RXD0/A23
89
GPIO 0, pin 17
ADC2 IN1
UART0 RXD
-
V
DD(CORE)
90
1.8 V power supply for digital core
V
SS(CORE)
91
ground for digital core
V
DD(IO)
92
3.3 V power supply for I/O
P0[18]/IN2[2]/
PMAT2[0]
93
GPIO 0, pin 18
ADC2 IN2
PWM2 MAT0
-
P0[19]/IN2[3]/
PMAT2[1]
94
GPIO 0, pin 19
ADC2 IN3
PWM2 MAT1
-
P0[20]/IN2[4]/
PMAT2[2]
95
GPIO 0, pin 20
ADC2 IN4
PWM2 MAT2
-
P0[21]/IN2[5]/
PMAT2[3]
96
GPIO 0, pin 21
ADC2 IN5
PWM2 MAT3
-
P0[22]/IN2[6]/
PMAT2[4]/A18
97
GPIO 0, pin 22
ADC2 IN6
PWM2 MAT4
-
V
SS(IO)
98
ground for I/O
Table 101. LPC2921/23/25 LQFP100 pin assignment
…continued
Pin name
Pin
Description
Function 0 (default)
Function 1
Function 2
Function 3