DR
AFT
DR
AFT
DRAFT
DR
D
RAFT
DRAFT
DRA
FT DRAF
D
RAFT DRAFT DRAFT DRAFT DRAFT D
DRAFT
D
RAFT DRA
FT DRAFT DRAFT DRAFT DRA
UM10316_0
© NXP B.V. 2008. All rights reserved.
User manual
Rev. 00.06 — 17 December 2008
556 of 571
continued >>
NXP Semiconductors
UM10316
Chapter 32: LPC29xx Supplementary information
Table 421.FMSW0 register bit description (FMSW0,
address: 0x2020 002C) . . . . . . . . . . . . . . . . .494
Table 422.FMSW1 register bit description (FMSW1,
address: 0x2020 0030) . . . . . . . . . . . . . . . . .494
Table 423.FMSW2 register bit description (FMSW2,
address: 0x2020 0034) . . . . . . . . . . . . . . . . .494
Table 424.FMSW3 register bit description (FMSW3,
address: 0x2020 0038) . . . . . . . . . . . . . . . . .494
Table 425.FMC interrupt sources . . . . . . . . . . . . . . . . . .495
Table 426.EEPROM command register bit description
(EECMD - address 0x2020 0080) . . . . . . . . .496
Table 427.EEPROM address register bit description
(EEADDR - address 0x2020 0084). . . . . . . . .496
Table 428.EEPROM write data register bit description
(EEWDATA - address 0x2020 0088) . . . . . . .497
Table 429.EEPROM read data register bit description
(EERDATA - address 0x2020 008C) . . . . . . .497
Table 430.EEPROM wait state register bit description
(EEESTATE - address 0x2020 0090) . . . . . .498
Table 431.EEPROM clock divider register bit description
(EECLKDIV - address 0x2020 0094) . . . . . . .500
Table 432.EEPROM power down/DCM register bit
description (EEPWRDWN - address 2020 0098)
500
Table 433.EEPROM BIST start address register bit
Table 434.EEPROM BIST stop address register bit
description (EEMSSTOP - address 0x2020 00A0)
501
Table 435.EEPROM BIST signature register bit description
(EEMSSIG - address 0x2020 00A4) . . . . . . .501
Table 436.Un(protect) trigger . . . . . . . . . . . . . . . . . . . . .504
Table 437.Single sector erase trigger . . . . . . . . . . . . . . .504
Table 438.Select for erase trigger . . . . . . . . . . . . . . . . . .504
Table 439.Automatic load trigger. . . . . . . . . . . . . . . . . . .505
Table 440.manual load trigger . . . . . . . . . . . . . . . . . . . . .505
Table 441.Burn trigger value . . . . . . . . . . . . . . . . . . . . . .506
Table 442.Endian behavior . . . . . . . . . . . . . . . . . . . . . . .514
Table 443.Peripheral connections to the DMA controller and
matching flow control signals . . . . . . . . . . . . .516
Table 444.Register summary . . . . . . . . . . . . . . . . . . . . .517
Table 445.DMA Interrupt Status Register (DMACIntStat -
0xE014 0000) . . . . . . . . . . . . . . . . . . . . . . . .519
Table 446.DMA Interrupt Terminal Count Request Status
Register (DMACIntTCStat - 0xE014 0004) . .519
Table 447.DMA Interrupt Terminal Count Request Clear
Register (DMACIntTCClear - 0xE014 0008) .520
Table 448.DMA Interrupt Error Status Register
(DMACIntErrStat - 0xE014 000C) . . . . . . . . .520
Table 449.DMA Interrupt Error Clear Register
(DMACIntErrClr - 0xE014 0010) . . . . . . . . . . 520
Table 450.DMA Raw Interrupt Terminal Count Status
Register (DMACRawIntTCStat - 0xE014 0014) .
521
Table 451.DMA Raw Error Interrupt Status Register
(DMACRawIntErrStat - 0xE014 0018) . . . . . 521
Table 452.DMA Enabled Channel Register
(DMACEnbldChns - 0xE014 001C) . . . . . . . 521
Table 453.DMA Software Burst Request Register
(DMACSoftBReq - 0xE014 0020) . . . . . . . . . 522
Table 454.DMA Software Single Request Register
(DMACSoftSReq - 0xE014 0024) . . . . . . . . . 522
Table 455.DMA Software Last Burst Request Register
(DMACSoftLBReq - 0xE014 0028) . . . . . . . . 522
Table 456.DMA Software Last Single Request Register
(DMACSoftLSReq - 0xE014 002C) . . . . . . . . 523
Table 457.DMA Configuration Register (DMACConfig -
0xE014 0030) . . . . . . . . . . . . . . . . . . . . . . . . 523
Table 458.DMA Synchronization Register (DMACSync -
0xE014 0034) . . . . . . . . . . . . . . . . . . . . . . . . 524
Table 459.DMA Channel Source Address Registers
(DMACCxSrcAddr - 0xE014 01x0) . . . . . . . . 524
Table 460.DMA Channel Destination Address registers
(DMACCxDestAddr - 0xE014 01x4) . . . . . . . 525
Table 461.DMA Channel Linked List Item registers
(DMACCxLLI - 0xE014 01x8) . . . . . . . . . . . . 525
Table 462.DMA channel control registers (DMACCxControl -
0xE014 01xC) . . . . . . . . . . . . . . . . . . . . . . . . 526
Table 463.Channel Configuration registers (DMACCxConfig
- 0xE014 01x0) . . . . . . . . . . . . . . . . . . . . . . . 528
Table 464.Flow control and transfer type bits . . . . . . . . 529
Table 465.DMA request signal usage . . . . . . . . . . . . . . 531
Table 466.ETM configuration . . . . . . . . . . . . . . . . . . . . . 539
Table 467.Abbreviations . . . . . . . . . . . . . . . . . . . . . . . . 541