DR
AFT
DR
AFT
DRAFT
DR
D
RAFT
DRAFT
DRA
FT DRAF
D
RAFT DRAFT DRAFT DRAFT DRAFT D
DRAFT
D
RAFT DRA
FT DRAFT DRAFT DRAFT DRA
UM10316_0
© NXP B.V. 2008. All rights reserved.
User manual
Rev. 00.06 — 17 December 2008
540 of 571
NXP Semiconductors
UM10316
Chapter 31: LPC29xx ETM/ETB interface
[1]
For details refer to ARM documentation “Embedded Trace Macrocell Specification (ARM IHI 0014E)”.
4.2 ETB configuration
The ETB has a 2048
×
24 bit RAM for instruction/data history storage.
5.
Block diagram
Table 467. ETM configuration
Resource description
Qty.
Pairs of address comparators
8
Data Comparators
8
Memory Map Decoders
16
Counters
4
Sequencer Present
Yes
External Inputs
4 (Not brought out)
External Outputs
4 (Not brought out)
FIFOFULL Present
Yes
FIFO depth
45 bytes
Trace Packet Width
4/8/16 (Trace pins are not brought out)
Fig 135. ETM/ETB debug environment block diagram