DR
AFT
DR
AFT
DRAFT
DR
D
RAFT
DRAFT
DRA
FT DRAF
D
RAFT DRAFT DRAFT DRAFT DRAFT D
DRAFT
D
RAFT DRA
FT DRAFT DRAFT DRAFT DRA
UM10316_0
© NXP B.V. 2008. All rights reserved.
User manual
Rev. 00.06 — 17 December 2008
259 of 571
NXP Semiconductors
UM10316
Chapter 18: LPC29xx SPI0/1/2
Table 214. SPI register overview (base address: 0xE004 7000 (SPI0), 0xE004 8000 (SPI1), 0xE004 9000 (SPI2))
Address
offset
Access Reset value
Name
Description
Reference
000h
R/W
0001 0000h
SPI_CONFIG
Configuration register
see
004h
R/W
0000 0000h
SLV_ENABLE
Slave-enable register
see
008h
W
-
TX_FIFO_FLUSH
Tx FIFO flush register
see
00Ch
R/W
0000 0000h
FIFO_DATA
FIFO data register
see
010h
W
010h
RX_FIFO_POP
Rx FIFO pop register
see
014h
R/W
0000 0000h
RX_FIFO_READM
ODE
Rx FIFO read-mode selection register
see
018h
R/W
0000 0000h
DMA_SETTINGS
DMA settings and enable register
-
01Ch
R
0000 0005h
STATUS
Status register
see
024h
R/W
0000 0020h
SLV0_SETTINGS1
Slave-settings register 1 for slave 0
028h
R/W
0000 0000h
SLV0_SETTINGS2
Slave-settings register 2 for slave 0
02Ch
R/W
0000 0020h
SLV1_SETTINGS1
Slave-settings register 1 for slave 1
030h
R/W
0000 0000h
SLV1_SETTINGS2
Slave-settings register 2 for slave 1
034h
R/W
0000 0020h
SLV2_SETTINGS1
Slave-settings register 1 for slave 2
038h
R/W
0000 0000h
SLV2_SETTINGS2
Slave-settings register 2 for slave 2
03Ch
R/W
0000 0020h
SLV3_SETTINGS1
Slave-settings register 1 for slave 3
040h
R/W
0000 0000h
SLV3_SETTINGS2
Slave-settings register 2 for slave 3
FD4h
R/W
0000 0000h
INT_THRESHOLD
Tx/Rx FIFO threshold interrupt levels
see
FD8h
W
-
INT_CLR_ENABLE
Interrupt clear-enable register
see
FDCh
W
-
INT_SET_ENABLE
Interrupt set-enable register
see
FE0h
R
0000 0000h
INT_STATUS
Interrupt status register
see
FE4h
R
0000 0000h
INT_ENABLE
interrupt enable register
see
FE8h
W
-
INT_CLR_STATUS
Interrupt clear-status register
see
FECh
W
-
INT_SET_STATUS
Interrupt set-status register
see
FFCh
-
3409 3600h
reserved
Reserved