DR
AFT
DR
AFT
DRAFT
DR
D
RAFT
DRAFT
DRA
FT DRAF
D
RAFT DRAFT DRAFT DRAFT DRAFT D
DRAFT
D
RAFT DRA
FT DRAFT DRAFT DRAFT DRA
UM10316_0
© NXP B.V. 2008. All rights reserved.
User manual
Rev. 00.06 — 17 December 2008
558 of 571
continued >>
NXP Semiconductors
UM10316
Chapter 32: LPC29xx Supplementary information
Fig 78. FullCAN section example of the ID look-up table . .
Fig 79. FullCAN message object layout. . . . . . . . . . . . .350
Fig 80. Normal case, no messages lost. . . . . . . . . . . . .352
Fig 81. Message lost . . . . . . . . . . . . . . . . . . . . . . . . . . .352
Fig 82. Message gets overwritten . . . . . . . . . . . . . . . . .353
Fig 83. Message overwritten indicated by semaphore bits
and message lost. . . . . . . . . . . . . . . . . . . . . . . .354
Fig 84. Message overwritten indicated by message lost355
Fig 85. Clearing message lost . . . . . . . . . . . . . . . . . . . .356
Fig 86. ID-look-up table, configuration example 1 . . . . .358
Fig 87. ID look-up table, configuration example 2 . . . . .360
Fig 88. LIN master controller block diagram . . . . . . . . .362
Fig 89. Synch-break field . . . . . . . . . . . . . . . . . . . . . . . .363
Fig 90. LIN master-controller status-flag handling . . . . .370
Fig 91. Time-out period for all LIN slave nodes . . . . . . .375
Fig 92. Time-out scenario . . . . . . . . . . . . . . . . . . . . . . .376
Fig 93. I
2
C bus configuration . . . . . . . . . . . . . . . . . . . . .382
Fig 94. Format in the Master Transmitter mode. . . . . . .383
Fig 95. Format of Master Receive mode . . . . . . . . . . . .384
Fig 96. A master receiver switch to master Transmitter after
sending repeated START. . . . . . . . . . . . . . . . . .384
Fig 97. Format of Slave Receiver mode . . . . . . . . . . . .385
Fig 98. Format of Slave Transmitter mode . . . . . . . . . .386
Fig 99. I
2
C Bus serial interface block diagram. . . . . . . .387
Fig 100. Arbitration procedure . . . . . . . . . . . . . . . . . . . . .388
Fig 101. Serial clock synchronization. . . . . . . . . . . . . . . .389
Fig 102. Format and States in the Master Transmitter mode.
Fig 103. Format and States in the Master Receiver mode. . .
Fig 104. Format and States in the Slave Receiver mode.404
Fig 105. Format and States in the Slave Transmitter mode. .
Fig 106. Simultaneous repeated START conditions from 2
masters . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .413
Fig 107. Forced access to a busy I
2
C bus . . . . . . . . . . . .414
Fig 108. Recovering from a bus obstruction caused by a low
level on SDA . . . . . . . . . . . . . . . . . . . . . . . . . . .414
Fig 109. MSCSS block diagram. . . . . . . . . . . . . . . . . . . .425
Fig 110. Update configuration flowchart . . . . . . . . . . . . .429
Fig 111. PWM operation . . . . . . . . . . . . . . . . . . . . . . . . .430
Fig 112. Delayed-update configuration flowchart. . . . . . .431
Fig 113. Modulation of PWM and timer carrier . . . . . . . .432
Fig 114. Carrrier-input configuration flowchart. . . . . . . . .432
Fig 115. Schematic representation of the analog to digital
converter . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .448
Fig 116. Encoder interface block diagram . . . . . . . . . . . .460
Fig 117. Encoder and velcoity divider operation . . . . . . .463
Fig 118. Schematic representation of the FMC . . . . . . . .475
Fig 119. Flash memory layout . . . . . . . . . . . . . . . . . . . . .476
Fig 120. Flash-memory burn sequence . . . . . . . . . . . . . 478
Fig 121. Index sector layout . . . . . . . . . . . . . . . . . . . . . . 479
Fig 122. Address fields . . . . . . . . . . . . . . . . . . . . . . . . . . 482
Fig 123. Starting a write operation . . . . . . . . . . . . . . . . . 483
Fig 124. Write operations with post-incrementing of address
Fig 125. Programming a page into memory . . . . . . . . . . 485
Fig 126. Starting a read operation (read from address A)485
Fig 127. Wait states in a write operation . . . . . . . . . . . . . 499
Fig 128. Flash (AHB/APB) programming . . . . . . . . . . . . 503
Fig 129. Algorithm for generating a 16 bits signature . . . 507
Fig 130. Algorithm for generating a 128 bits signature . . 508
Fig 131. Parity bits BIST signature calculation . . . . . . . . 508
Fig 132. Data bits BIST signature calculation . . . . . . . . . 509
Fig 133. DMA controller block diagram . . . . . . . . . . . . . . 512
Fig 134. LLI example. . . . . . . . . . . . . . . . . . . . . . . . . . . . 536
Fig 135. ETM/ETB debug environment block diagram . . 539