DR
AFT
DR
AFT
DRAFT
DR
D
RAFT
DRAFT
DRA
FT DRAF
D
RAFT DRAFT DRAFT DRAFT DRAFT D
DRAFT
D
RAFT DRA
FT DRAFT DRAFT DRAFT DRA
UM10316_0
© NXP B.V. 2008. All rights reserved.
User manual
Rev. 00.06 — 17 December 2008
370 of 571
NXP Semiconductors
UM10316
Chapter 22: LPC29xx LIN 0/1
Fig 90. LIN master-controller status-flag handling
Table 308. LIN master-controller status register bit description
* = reset value
Bit
Symbol
Access
Value
Description
31 to 10 reserved
R
-
Reserved; read as logic 0
9
TTL
R
TXD line level
1*
The current TXD line level is dominant
0
The current TXD line level is recessive
8
RLL
R
RXD line level.
1*
The current RXD line level is dominant
0
The current RXD line level is recessive
7
reserved
R
-
Reserved; read as logic 0
001aaa173
HS
IS = MBA
MR
RS
TS
Case 2
RS
TS
Case 1
Cleared with transmit message complete
or bit-error or line clamped error condition
Cleared with receive message complete
or bit-error or line clamped error condition
or time-out condition
Released/Idle with transmit message complete or receive message complete
or bit-error or line clamped error condition or time-out condition
Case 2:
DD = 1
Case 1:
DD = 0
Master: sending, Slave: receiving
Master: sending, Slave: receiving
Header fields
Master: sending, Slave: receiving
Master: sending, Slave: receiving
Response fields
Receive message complete interrupt
Transmit message complete interrupt