DR
AFT
DR
AFT
DRAFT
DR
D
RAFT
DRAFT
DRA
FT DRAF
D
RAFT DRAFT DRAFT DRAFT DRAFT D
DRAFT
D
RAFT DRA
FT DRAFT DRAFT DRAFT DRA
UM10316_0
© NXP B.V. 2008. All rights reserved.
User manual
Rev. 00.06 — 17 December 2008
323 of 571
NXP Semiconductors
UM10316
Chapter 21: LPC29xx CAN 0/1
Table 270. CAN controller interrupt and capture register bit description (CCIC, address
0xE008 000C (CAN0) and 0xE008 100C (CAN1))
* = reset value; **both reset value and soft reset mode value
Bit
Symbol
Access
Value
Description
31 to 29
reserved
R
-
Reserved; do not modify. Read as logic 0
28 to 24
ALCBIT[4:0]
R
Arbitration-lost bit. If arbitration is lost while
transmitting a message the bit number within
the frame is captured into this register
00h*
Arbitration lost in the first (most significant)
bit of the identifier
:
:
0Bh
11: arbitration lost in SRTR bit (RTR bit for
standard-frame messages)
0Ch
12: arbitration lost in IDE bit 13: arbitration
lost in 12th bit of identifier (extended-frame
only)
:
:
1Eh
30: arbitration lost in last bit of identifier
(extended-frame only)
1Fh
31: arbitration lost in RTR bit (extended
frames only)
23 and 22
ERRT[1:0]
R
Error type. The bus error type is captured in
this register
00*
Bit error
01
Form error
10
Stuff error
11
Other error
21
ERRDIR
R
Error direction
1
The bus error is captured during receiving
0*
The bus error is captured during transmitting
20 to 16
ERRCC[4:0]
R
Error-code capture. The location of the error
within the frame is captured in this register;
see
00h*
15 to 11
reserved
R
-
Reserved; do not modify. Read as logic 0
10
TI3
R
Transmit interrupt 3
1
Transmit buffer status 3 is released
(transition from logic 0 to logic 1) and the
transmit interrupt-enable 3 is set
0**
9
TI2
R
Transmit interrupt 2
1
Transmit buffer status 2 is released
(transition from logic 0 to logic 1) and the
transmit interrupt-enable 2 is set
0**