DR
AFT
DR
AFT
DRAFT
DR
D
RAFT
DRAFT
DRA
FT DRAF
D
RAFT DRAFT DRAFT DRAFT DRAFT D
DRAFT
D
RAFT DRA
FT DRAFT DRAFT DRAFT DRA
UM10316_0
© NXP B.V. 2008. All rights reserved.
User manual
Rev. 00.06 — 17 December 2008
71 of 571
NXP Semiconductors
UM10316
Chapter 5: LPC29xx Power Management Unit (PMU)
Table 54.
CLK_STAT_XXX register bit description (CLK_STAT_SAFE to
CLK_STAT_USB_CLK, addresses 0xFFFF A104 to 0xFFFF AD04)
* = reset value
Bit
Symbol
Access
Value
Description
31 to 10 reserved
R
-
Reserved; do not modify. Read as logic 0
9 and 8
SM
R
Status of state machine controlling the clock-
enable signal
00*
RUN = clock enabled
01
WAIT = request sent to AHB master to disable
clock. Waiting for AHB master to grant the
request
10
SLEEP1 = clock disabled and request removed
11
SLEEP0 = clock disabled
7 to 3
reserved
R
-
Reserved; do not modify. Read as logic 0
2
WS
R
Wake-up mechanism enable status
1
Enabled
0*
Not enabled
1
AS
R
Auto (AHB disable mechanism) enable status
1
Enabled
0*
Not enabled
0
RS
R
Run-enable status
1*
Enabled
0
Not enabled