DR
AFT
DR
AFT
DRAFT
DR
D
RAFT
DRAFT
DRA
FT DRAF
D
RAFT DRAFT DRAFT DRAFT DRAFT D
DRAFT
D
RAFT DRA
FT DRAFT DRAFT DRAFT DRA
UM10316_0
© NXP B.V. 2008. All rights reserved.
User manual
Rev. 00.06 — 17 December 2008
255 of 571
NXP Semiconductors
UM10316
Chapter 17: LPC29xx timer 0/1/2/3
5.9 Timer interrupt bit description
gives the interrupts for the timer. The first column gives the bit number i in
the interrupt registers. For a general explanation of the interrupt concept and a description
of the registers see
Table 212. CR register bits
* = reset value
Bit
Variable name
Access
Value
Description
31 to 0
CR[31:0]
R
Capture register. This reflects the
timer-counter captured value after a capture
event
0000 00
00h*
Table 213. Timer interrupt sources
Register
bit
Interrupt source
Description
31 to 8
unused
Unused
7
C3
Capture 3 event
6
C2
Capture 2 event
5
C1
Capture 1 event
4
C0
Capture 0 event
3
M3
Match 3 event
2
M2
Match 2 event
1
M1
Match 1 event
0
M0
Match 0 event