DR
AFT
DR
AFT
DRAFT
DR
D
RAFT
DRAFT
DRA
FT DRAF
D
RAFT DRAFT DRAFT DRAFT DRAFT D
DRAFT
D
RAFT DRA
FT DRAFT DRAFT DRAFT DRA
UM10316_0
© NXP B.V. 2008. All rights reserved.
User manual
Rev. 00.06 — 17 December 2008
219 of 571
NXP Semiconductors
UM10316
Chapter 15: LPC29xx USB OTG interface
6.
Register description
The OTG and I
2
C registers are summarized in the following table.
The Device and Host registers are explained in
and <tbd> in the USB
Device Controller and USB Host (OHCI) Controller chapters. All registers are 32 bits wide
and aligned to word address boundaries.
Fig 51. LPC29xx USB OTG port configuration: USB port 2 device, USB port 1 host
USB_UP_LED1
USB_D+1
USB_D
−
1
USB_PWRD1
15 k
Ω
15 k
Ω
LPC293X
USB-A
connector
USB-B
connector
33
Ω
33
Ω
33
Ω
33
Ω
002aae263
V
DD(IO)
USB_UP_LED2
USB_CONNECT2
V
DD
V
DD(IO)
USB_OVRCR1
USB_PPWR1
LM3526-L
ENA
IN
5 V
FLAGA
OUTA
V
DD(IO)
D+
D
−
D+
D
−
V
BUS
USB_D+2
USB_D
−
2
USB_VBUS2
V
BUS
V
SS(IO),
V
SS(CORE)
V
SS(IO),
V
SS(CORE)
Table 186. USB OTG and I
2
C register address definitions
Name
Address
Access Function
Interrupt register
USBIntSt
<tbd>
R/W
USB Interrupt Status
OTG registers
OTGIntSt
0xE010 C100
RO
OTG Interrupt Status
OTGIntEn
0xE010 C104
R/W
OTG Interrupt Enable
OTGIntSet
0xE010 C108
WO
OTG Interrupt Set
OTGIntClr
0xE010 C10C
WO
OTG Interrupt Clear
OTGStCtrl
0xE010 C110
R/W
OTG Status and Control