ISD91200 Series Technical Reference Manual
Release Date: Sep 16, 2019
- 451 -
Revision 2.4
7.8.2
Block Diagram
12-bit DAC
A
/D Status Register
(STATUS
)
Analog Control
Logics
Successive
Approximations
Register
A
/D Data Register
0
(DAT
0
)
A
/D Data Register
1
(DAT
1
)
A
/D Data Register
1
1
(DAT
1
1
)
:
.
+
-
Digital Control Logics
&
ADC Clock Generator
A
/D Control Register
(CTL
&
ACTL
)
A
/D Channel Enable
Register
(CHEN
)
A
/D Compare Register
(CMPx
)
...
ADC0
ADC1
16
to
1
Analog
MUX
Sample and Hold
Comparator
PDMA
request
RSLT[11:0]
ADC_INT
STADC
Analog Macro
ADC clock and
ADC start signal
V
REF
ADC channel
select
APB Bus
VALID & OVERRUN
ADF
ADC11
ADC conversion
finish
Figure 7-20 SARADC Block Diagram
7.8.3
Function description
The A/D converter operates by successive approximation with 12-bit resolution. The SARADC had three operation
modes: single mode, single-cycle scan mode and continuous scan mode. When changing the operation mode or
analog input channel, to prevent incorrect operation, software must clear SWTRG bit to “0” in CTL register.