ISD91200 Series Technical Reference Manual
Release Date: Sep 16, 2019
- 270 -
Revision 2.4
Table 5-104 SPI Data Receive Register (SPI1_RX1, address 0x4003_8010)
Bits
Description
[31:0]
RX
Data Receive Register
The Data Receive Registers hold the value of received data of the last
executed transfer. Valid bits depend on the transmit bit length field in the
SPI1_CTL register. For example, if TXBITLEN is set to 0x08 and TXNUM
is set to 0x0, bit SPI1_RX0[7:0] holds the received data.
NOTE:
The Data Receive Registers are read only registers.
SPI Data Receive Register (RX1)
Register
Offset
R/W
Description
Reset Value
SPI1_RX1
S 0x14 R
Data Receive Register 1
0x0000_0000
31
30
29
28
27
26
25
24
RX
23
22
21
20
19
18
17
16
RX
15
14
13
12
11
10
9
8
RX
7
6
5
4
3
2
1
0
RX
Table 5-105 SPI Data Receive Register (SPI1_RX1, address 0x4003_8014)
Bits
Description
[31:0]
RX
Data Receive Register
The Data Receive Registers hold the value of received data of the last
executed transfer. Valid bits depend on the transmit bit length field in the
SPI1_CTL register. For example, if TXBITLEN is set to 0x08 and TXNUM
is set to 0x0, bit SPI1_RX0[7:0] holds the received data.
NOTE:
The Data Receive Registers are read only registers.
SPI Data Transmit Register (TX0)
Register
Offset
R/W
Description
Reset Value
SPI1_TX0
S 0x20 W
Data Transmit Register 0
0x0000_0000