ISD91200 Series Technical Reference Manual
Release Date: Sep 16, 2019
- 185 -
Revision 2.4
PWM Control Register (PWM_CTL)
Register
Offset
R/W
Description
Reset Value
PWM_CTL
0x008 R/W
PWM Control Register
0x0000_0000
31
30
29
28
27
26
25
24
Reserved
CNTMODE3
PINV3
Reserved
CNTEN3
23
22
21
20
19
18
17
16
Reserved
CNTMODE2
PINV2
Reserved
CNTEN2
15
14
13
12
11
10
9
8
Reserved
CNTMODE1
PINV1
Reserved
CNTEN1
7
6
5
4
3
2
1
0
Reserved
DTEN23
DTEN01
CNTMODE0
PINV0
Reserved
CNTEN0
Table 5-64 PWM Control Register (PWM_CTL, address 0x4004_008).
Bits
Description
[31:28]
Reserved
Reserved.
[27]
CNTMODE3
PWM-timer 3 Auto-reload/One-shot Mode
0 = One-Shot Mode.
1 = Auto-load Mode.
Note: A rising transition of this bit will cause PWM_PERIOD3 and PWM_CMPDAT3
to be cleared.
[26]
PINV3
PWM-timer 3 Output Inverter ON/OFF
0 = Inverter OFF.
1 = Inverter ON.
[25]
Reserved
Reserved.
[24]
CNTEN3
PWM-timer 3 Enable/Disable Start Run
0 = Stop PWM-Timer 3.
1 = Enable PWM-Timer 3 Start/Run.
[23:20]
Reserved
Reserved.
[19]
CNTMODE2
PWM-timer 2 Auto-reload/One-shot Mode
0 = One-Shot Mode.
1 = Auto-load Mode.
Note: A rising transition of this bit will cause PWM_PERIOD2 and PWM_CMPDAT2
to be cleared.
[18]
PINV2
PWM-timer 2 Output Inverter ON/OFF
0 = Inverter OFF.
1 = Inverter ON.
[16]
CNTEN2
PWM-timer 2 Enable/Disable Start Run
0 = Stop PWM-Timer 2.
1 = Enable PWM-Timer 2 Start/Run.