ISD91200 Series Technical Reference Manual
Release Date: Sep 16, 2019
- 312 -
Revision 2.4
UART LIN Network Control Register (UARTn_ALTCTL)
Register
Offset
R/W
Description
Reset Value
UARTn_ALTCTL
U0x2C R/W
UART LIN Control Register.
0x0000_0000
31
30
29
28
27
26
25
24
Reserved
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
Reserved
7
6
5
4
3
2
1
0
LINTXEN
LINRXEN
Reserved
BRKFL
Table 5-130 UART LIN Network Control Register (UARTn_ALTCTL, address 0x4005_002C)
Bits
Description
[31:8]
Reserved
Reserved.
[7]
LINTXEN
LIN TX Break Mode Enable
0 = Disable LIN Tx Break Mode.
1 = Enable LIN Tx Break Mode.
NOTE: When Tx break field transfer operation finished, this bit will be cleared
automatically.
[6]
LINRXEN
LIN RX Enable
0 = Disable LIN Rx mode.
1 = Enable LIN Rx mode.
[5:4]
Reserved
[3:0]
BRKFL
UART LIN Break Field Length Count
This field indicates a 4-bit LIN Tx break field count.
NOTE: This break field length is BRKFL + 2