ISD91200 Series Technical Reference Manual
Release Date: Sep 16, 2019
- 206 -
Revision 2.4
RTC Access Enable Register (RTC_RWEN)
Register
Offset
R/W
Description
Reset Value
RTC_RWEN
0x004 R/W
RTC Access Enable Register
0x0000_0000
23
22
21
20
19
18
17
16
Reserved
RWENF
15
14
13
12
11
10
9
8
RWEN
7
6
5
4
3
2
1
0
RWEN
Table 5-78 RTC Access Enable Register (RTC_RWEN, address 0x4000_8004).
Bits
Description
[31:17]
Reserved
Reserved.
[16]
RWENF
RTC Register Access Enable Flag (Read Only)
1 = RTC register read/write enable.
0 = RTC register read/write disable.
This bit will be set after RWEN[15:0] register is set to 0xA965, it will clear automatically in 512 RTC
clock cycles or RWEN[15:0] ! = 0xA965. The effect of RTC_RWEN.RWENF is as the below.
Table 5-79 RTC_RWEN.RWENF Register Access Effect.
Register : RWENF = 1 : RWENF = 0.
RTC_INIT : R/W : R/W
RTC_FREQADJ : R/W : -
RTC_TIME : R/W : R
RTC_CAL : R/W : R
RTC_CLKFMT : R/W : R/W
RTC_WEEKDAY : R/W : R
RTC_TALM : R/W : -
RTC_CALM : R/W : -
RTC_LEAPYEAR : R : R
RTC_INTEN : R/W : R/W
RTC_INTSTS : R/W : R/W
RTC_TICK : R/W : -
[15:0]
RWEN
RTC Register Access Enable Password (Write Only)
0xA965 = Enable RTC acces..s
Others = Disable RTC acces..s