ISD91200 Series Technical Reference Manual
Release Date: Sep 16, 2019
- 16 -
Revision 2.4
3
PART INFORMATION AND PIN CONFIGURATION
3.1
Pin Configuration
I 91200
GPIOA<1>
GPIOA<0>
GPIOA<2>
GPIOA<3>
N
C
S
P
K
P
V
C
C
S
P
K
N
C
GPIOA<5>
GPIOA<7>
VSS
N
C
V
S
S
S
P
K
V
S
S
S
P
K
N
C
S
P
K
M
NC
GPIOB<2>
VDDL/ VREG
VCC
NC
G
P
IO
B
<
1
2
>
G
P
IO
B
<
1
3
>
GPIOB<5>
V
M
ID
NC
GPIOA<10>
G
P
IO
B
<
1
5
>
G
P
IO
B
<
1
4
>
M
IC
N
M
IC
P
V
S
S
GPIOB<4>
GPIOA<4>
M
IC
B
IA
S
1
2
3
4
5
6
7
8
9
10
11
12
48
47
46
45
44
43
42
41
40
39
38
37
1
7
1
8
1
9
2
0
2
1
2
2
2
3
2
4
2
5
2
6
2
7
2
8
6
4
6
3
6
2
6
1
6
0
5
9
5
8
5
7
5
6
5
5
5
4
5
3
GPIOB<3>
GPIOB<1>
GPIOB<0>
VCCA
VCCLDO
VLDOx
GPIOA<6>
V
S
S
_
S
A
R
A
D
C
G
P
IO
B
<
1
1
>
G
P
IO
B
<
1
0
>
V
C
C
S
P
K
G
P
IO
A
<
8
>
G
P
IO
A
<
9
>
G
P
IO
B
<
8
>
G
P
IO
B
<
9
>
G
P
IO
B
<
7
>
GPIOB<6>
GPIOA<11>
RESETB
ICE_ CLK
ICE_ DAT
N
C
NC
NC
NC
2
9
3
0
3
1
3
2
36
35
34
33
5
2
5
1
5
0
4
9
13
14
15
16
X
I1
2
M
G
P
IO
A
<
1
2
>
X
O
1
2
M
/G
P
IO
A
<
1
3
>
X
I3
2
K
/G
P
IO
A
<
1
4
>
X
O
3
2
K
/G
P
IO
A
<
1
5
>
A
Fig 3-1 I912XX LQFP 64 pin