ISD91200 Series Technical Reference Manual
Release Date: Sep 16, 2019
- 38 -
Revision 2.4
[17]
HSSGPAG0
this Register Controls Whether the GPIO Input Buffer Schmitt Trigger Is
Enabled and Whether High or Low Slew Rate Is Selected for Output Dr.
Each bit controls a group of four GPIO pins
1 = GPIOA 3/2/1/0 Output high slew rate.
0 = GPIOA 3/2/1/0 Output low slew rate
.
[16]
SSGPAG0
this Register Controls Whether the GPIO Input Buffer Schmitt Trigger Is
Enabled and Whether High or Low Slew Rate Is Selected for Output Dr.
Each bit controls a group of four GPIO pins
1 = GPIOA 3/2/1/0
input Schmitt Trigger enabled.
0 = GPIOA 3/2/1/0
input CMOS enabled.
[15:0]
Reserved
Reserved.