ISD91200 Series Technical Reference Manual
Release Date: Sep 16, 2019
- 170 -
Revision 2.4
I2C SLAVE ADDRESS REGISTER (I2CADDRx)
Register
Offset
R/W
Description
Reset Value
I2C_ADDR0
0x04
R/W
I2C Slave address Register0
0x0000_0000
I2C_ADDR1
0x18
R/W
I2C Slave address Register1
0x0000_0000
I2C_ADDR2
0x1C
R/W
I2C Slave address Register2
0x0000_0000
I2C_ADDR3
0x20
R/W
I2C Slave address Register3
0x0000_0000
7
6
5
4
3
2
1
0
ADDR[7:1]
GC
Bits
Description
[31:8]
Reserved
Reserved.
[7:1]
ADDR
I2C Address Register
The content of this register is irrelevant when I2C is in master mode. In the slave
mode, the seven most significant bits must be loaded with the MCU’s own address.
The I2C hardware will react if any of the addresses are matched.
[0]
GC
General Call Function
0 = Disable General Call Function.
1 = Enable General Call Function.