ISD91200 Series Technical Reference Manual
Release Date: Sep 16, 2019
- 199 -
Revision 2.4
PWM Output Enable Register (PWM_POEN)
Register
Offset
R/W Description
Reset Value
PWM_POEN
0x07C
R/W PWM0 Output Enable Register for CH0~CH3
0x0000_0000
7
6
5
4
3
2
1
0
Reserved
POEN3
POEN2
POEN1
POEN0
Table 5-75 PWM Output Enable (PWM_POEN, address 0x4004_007C).
Bits
Description
[31:4]
Reserved
Reserved.
[3]
POEN3
PWM0CH3 Output Enable Register
0 = Disable PWM0CH3 output to pin.
1 = Enable PWM0CH3 output to pin.
Note: The corresponding GPIO pin also must be switched to PWM function (refer to
SYS_GPA_MFP)
[2]
POEN2
PWM0CH2 Output Enable Register
0 = Disable PWM0CH2 output to pin.
1 = Enable PWM0CH2 output to pin.
Note: The corresponding GPIO pin also must be switched to PWM function (refer to
SYS_GPA_MFP)
[1]
POEN1
PWM0CH1 Output Enable Register
0 = Disable PWM0CH1 output to pin.
1 = Enable PWM0CH1 output to pin.
Note: The corresponding GPIO pin also must be switched to PWM function (refer to
SYS_GPA_MFP)
[0]
POEN0
PWM0CH0 Output Enable Register
0 = Disable PWM0CH0 output to pin.
1 = Enable PWM0CH 0 output to pin.
Note: The corresponding GPIO pin also must be switched to PWM function (refer to
SYS_GPA_MFP)