Figure 5.
Relationship Between ienable, ipending, PIE and Hardware Interrupts
IPENDING0
IPENDING1
IPENDING2
ipending Register
IPENDING31
irq0
irq1
irq2
irq31
0
1
3
IENABLE0
IENABLE1
IENABLE2
0
1
3
ienable Register
External hardware
interrupt request
inputs irq[31..0]
. . .
. . .
. . .
PIE bit
Generate
Hardware
Interrupt
IENABLE31
Related Information
Exception Processing Flow
on page 88
3.7.7. Instruction-Related Exceptions
Instruction-related exceptions occur during execution of Nios II instructions. When
they occur, the processor perform the steps outlined in the "Exception Processing
Flow" section of this chapter.
The Nios II processor generates the following instruction-related exceptions:
•
Trap instruction
•
Break instruction
•
Unimplemented instruction
•
Illegal instruction
•
Supervisor-only instruction
•
Supervisor-only instruction address
3. Programming Model
NII-PRG | 2018.04.18
Nios II Processor Reference Guide
83