![Infineon Technologies XC2200 User Manual Download Page 53](http://html1.mh-extra.com/html/infineon-technologies/xc2200/xc2200_user-manual_2055439053.webp)
XC2200 Derivatives
System Units (Vol. 1 of 2)
Architectural Overview
User’s Manual
2-26
V2.1, 2008-08
ArchitectureX22, V1.1
To reach a desired baud rate, two criteria have to be respected, the module capability
and the application environment. The module capability is defined with respect to the
module’s input clock frequency f
sys
, being the base for the module operation. Although
the module’s capability being much higher (depending on the module clock and the
number of module clock cycles needed to represent a data bit), the reachable baud rate
is generally limited by the application environment. In most cases, the application
environment limits the maximum reachable baud rate due to driver delays, signal
propagation times, or due to EMI reasons.
Note: Depending on the selected additional functions (such as digital filters, input
synchronization stages, sample point adjustment, data structure, etc.), the
maximum reachable baud rate can be limited. Please also take care about
additional delays, such as (internal or external) propagation delays and driver
delays (e.g. for collision detection in ASC mode, for IIC, etc.).
Figure 2-3
USIC Channel Structure
USIC_Module
UxC0
Interrupt Generation
Data
Shift
Unit
PPP
(ASC,
SSC. ..)
Input
Stages
Baud Rate Generator
Data
Buffer
f
SYS
UxC1
Data
Shift
Unit
PPP
(ASC,
SSC. ..)
Input
Stages
Baud Rate Generator
Data
Buffer
f
SYS
U
se
r In
te
rf
a
ce
SRx
Optional : FIFO Data Buffer shared
between UxC 0 and UxC1
S
ig
nal
D
is
tr
ibu
tio
n
To Interrupt
Registers
Pins
USIC
Module x
Channel 0
Channel 1