![Infineon Technologies XC2200 User Manual Download Page 165](http://html1.mh-extra.com/html/infineon-technologies/xc2200/xc2200_user-manual_2055439165.webp)
XC2200 Derivatives
System Units (Vol. 1 of 2)
Central Processing Unit (CPU)
User’s Manual
4-27
V2.1, 2008-08
CPUSV2_X, V2.2
CPUCON2
CPU Control Register 2
SFR (FE1A
H
/0D
H
)
Reset Value: 8FBB
H
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
FIFODEPTH
FIFOFED
BYP
PF
BYP
F
EIO
IAEN
STE
N
LFIC
OV
RUN
RET
ST
-
DAID SL
rw
rw
rw
rw
rw
rw
rw
rw
rw
-
rw
rw
Field
Bits
Type
Description
FIFODEPTH
[15:12] rw
FIFO Depth Configuration
0000 No FIFO (entries)
0001 One FIFO entry
…
…
1000 Eight FIFO entries
1001 reserved
…
…
1111 reserved
FIFOFED
[11:10] rw
FIFO Fed Configuration
00
FIFO disabled
01
FIFO filled with up to one instruction per cycle
10
FIFO filled with up to two instructions per cycle
11
FIFO filled with up to three instruction per cycle
BYPPF
9
rw
Prefetch Bypass Control
0
Bypass path from prefetch to decode disabled
1
Bypass path from prefetch to decode available
BYPF
8
rw
Fetch Bypass Control
0
Bypass path from fetch to decode disabled
1
Bypass path from fetch to decode available
EIOIAEN
7
rw
Early IO Injection Acknowledge Enable
0
Injection acknowledge by destructive read not
guaranteed
1
Injection acknowledge by destructive read
guaranteed
STEN
6
rw
Stall Instruction Enable
(for debug purposes)
0
Stall Instruction disabled
1
Stall Instruction enabled (see example below)
LFIC
5
rw
Linear Follower Instruction Cache
0
Linear Follower Instruction Cache disabled
1
Linear Follower Instruction Cache enabled