![Infineon Technologies XC2200 User Manual Download Page 308](http://html1.mh-extra.com/html/infineon-technologies/xc2200/xc2200_user-manual_2055439308.webp)
XC2200 Derivatives
System Units (Vol. 1 of 2)
System Control Unit (SCU)
User’s Manual
6-48
V2.1, 2008-08
SCU, V1.13
Note: The bits in the upper byte of register WUCR indicate the current status of the
wake-up counter logic. They are not influenced by a write access, but are
controlled by their associated control fields (lower byte) or by hardware.
The control bit(field)s in the lower byte of register WUCR determine the state of
the status bits (upper byte) of the wake-up counter logic. Setting bits by software
triggers the associated action, writing 0 has no effect.
AON
9
rh
Auto-Start Indicator
0
B
Wake-up counter is started by software only
1
B
Wake-up counter can be started by the PSC
mechanism
ASP
10
rh
Auto-Stop Indicator
0
B
Wake-up counter runs continuously
1
B
Wake-up counter stops after generating a
trigger when reaching zero
TTSTAT
14
rh
Trim Trigger Status
0
B
No trim trigger event is active. No trim interrupt
trigger is generated.
1
B
A trim trigger event is active. A trim interrupt
trigger is generated.
Note: This bit is not valid if f
SYS
= f
WU
is configured by
SYSCON0.CLKSEL
WUTRG
15
rh
WUT Trigger Indicator
0
B
No trigger event has occurred since WUTRG
has been cleared last. No interrupt trigger is
generated.
1
B
A wake-up trigger event has occurred. A wake-
up interrupt trigger is generated.
0
6,
[13:11]
r
Reserved
Read as 0; should be written with 0.
Field
Bits
Type
Description