![Infineon Technologies XC2200 User Manual Download Page 494](http://html1.mh-extra.com/html/infineon-technologies/xc2200/xc2200_user-manual_2055439494.webp)
XC2200 Derivatives
System Units (Vol. 1 of 2)
System Control Unit (SCU)
User’s Manual
6-234
V2.1, 2008-08
SCU, V1.13
6.13.1.2 Parity Error Registers
Register PECON
The following register controls the functional parity check mechanism.
PECON
Parity Error Control Register
ESFR (F0C4
H
/41
H
)
Reset Value: 0000
H
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
PEF
SB
PEF
MC
PEF
U2
PEF
U1
PEF
U0
PEF
PS
PEF
DS
PEF
DP
PE
EN
SB
PE
EN
MC
PE
EN
U2
PE
EN
U1
PE
EN
U0
PE
EN
PS
PE
EN
DS
PE
EN
DP
rwh rwh rwh rwh rwh rwh rwh rwh
rw
rw
rw
rw
rw
rw
rw
rw
Field
Bits
Type
Description
PEENDP
0
rw
Parity Error Trap Enable for Dual Port Memory
0
B
No Parity trap is requested for dual port
memory parity errors
1
B
A Parity trap is requested for dual port memory
parity errors
PEENDS
1
rw
Parity Error Trap Enable for Data SRAM
0
B
No Parity trap is requested for data SRAM
parity errors
1
B
A Parity trap is requested for data SRAM parity
errors
PEENPS
2
rw
Parity Error Trap Enable for Program SRAM
0
B
No Parity trap is requested for program SRAM
parity errors
1
B
A Parity trap is requested for program SRAM
parity errors
PEENU0
3
rw
Parity Error Trap Enable for USIC0 Memory
0
B
No Parity trap is requested for USIC0 memory
parity errors
1
B
A Parity trap is requested for USIC0 memory
parity errors
PEENU1
4
rw
Parity Error Trap Enable for USIC1 Memory
0
B
No Parity trap is requested for USIC1 memory
parity errors
1
B
A Parity trap is requested for USIC1 memory
parity errors