![Infineon Technologies XC2200 User Manual Download Page 185](http://html1.mh-extra.com/html/infineon-technologies/xc2200/xc2200_user-manual_2055439185.webp)
XC2200 Derivatives
System Units (Vol. 1 of 2)
Central Processing Unit (CPU)
User’s Manual
4-47
V2.1, 2008-08
CPUSV2_X, V2.2
There are indirect addressing modes which allow parallel data move operations before
the long 16-bit address is calculated (see
for an example). Other indirect
addressing modes allow decrementing or incrementing the indirect address pointers
(IDXx contents) by 2 or by the contents of the offset registers QX0 and QX1 (used in
conjunction with the IDX pointers).
Note: During the initialization of the QX registers, instruction flow stalls are possible. For
the proper operation, refer to
QX0
Offset Register
ESFR (F000
H
/00
H
)
Reset Value: 0000
H
QX1
Offset Register
ESFR (F002
H
/01
H
)
Reset Value: 0000
H
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
qx
0
rw
r
Field
Bits
Type
Description
qx
[15:1]
rw
Modifiable Portion of Register QXx
Specifies the 16-bit word offset for indirect
addressing modes