![Infineon Technologies XC2200 User Manual Download Page 499](http://html1.mh-extra.com/html/infineon-technologies/xc2200/xc2200_user-manual_2055439499.webp)
XC2200 Derivatives
System Units (Vol. 1 of 2)
System Control Unit (SCU)
User’s Manual
6-239
V2.1, 2008-08
SCU, V1.13
PMTSR
Parity Memory Test Select RegisterESFR (F0E6
H
/73
H
)
Reset Value: 0000
H
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
0
PES
EN
MT
EN
SB
0
MT
EN
PS
MT
EN
DS
MT
EN
DP
r
rw
rw
rw
rw
rw
rw
Field
Bits
Type
Description
MTENDP
0
rw
Memory Test Enable Control for Dual Port
Memory
Controls the test multiplexer for the dual port
memory.
0
B
Standard operation
1
B
Test parity bits used (from PMTPR)
MTENDS
1
rw
Memory Test Enable Control for Data SRAM
Controls the test multiplexer for the data SRAM.
0
B
Standard operation
1
B
Test parity bits used (from PMTPR)
MTENPS
2
rw
Memory Test Enable Control for Program SRAM
Controls the test multiplexer for the program SRAM.
0
B
Standard operation
1
B
Test parity bits used (from PMTPR)
MTENSB
7
rw
Memory Test Enable Control for Standby Memory
Controls the test multiplexer for the Standby memory.
0
B
Standard operation
1
B
Test parity bits used (from PMTPR)
PESEN
8
rw
Parity Error Sensitivity Enable
0
B
Parity errors have no effect
1
B
Parity errors are indicated and can trigger a
trap, if enabled
0
[6:3]
rw
Reserved
Must be written with reset value 0.
0
[15:9]
r
Reserved
Read as 0; should be written with 0.