![Infineon Technologies XC2200 User Manual Download Page 396](http://html1.mh-extra.com/html/infineon-technologies/xc2200/xc2200_user-manual_2055439396.webp)
XC2200 Derivatives
System Units (Vol. 1 of 2)
System Control Unit (SCU)
User’s Manual
6-136
V2.1, 2008-08
SCU, V1.13
V1
[5:3]
rw
DMP_1 Voltage Configuration
This bit defines the DMP_1 core supply voltage that
is requested from EVR_1.
000
B
Full Voltage with HP bandgap selected. If
DMP_1 was not powered before this is not
changed and only the EVR configuration is
changed.
001
B
Reduced Voltage with LPR selected. If DMP_1
was not powered before this is not changed
and only the EVR configuration is changed.
010
B
Reserved, do not use this combination
011
B
Full Voltage with LPR selected. If DMP_1 was
not powered before this is not changed and
only the EVR configuration is changed.
100
B
Off is configured, all clocks in the DMP_1 are
disabled and DMP_1 is not longer powered
101
B
Configuration is unchanged reading returns
last configured value out of 000
B
, 001
B
, 010
B
,
011
B
, or 100
B
but DMP_1 is powered with
EVR_1 configuration
110
B
Configuration is unchanged reading returns
last configured value out of 000
B
, 001
B
, 010
B
,
011
B
, or 100
B
, all clocks in the DMP_1 are
enabled
111
B
Configuration is unchanged reading returns
last configured value out of 000
B
, 001
B
, 010
B
,
011
B
, or 100
B
, all clocks in the DMP_1 are
disabled
CLKENM
6
rw
System Clock Enable for DMP_M
This bit defines the system clock have to be stopped
till the next step or not for DMP_M.
0
B
System clock for DMP_M is stopped
1
B
System clock for DMP_M is running
CLKEN1
7
rw
System Clock Enable for DMP_1
This bit defines the system clock have to be stopped
till the next step or not for DMP_1.
0
B
System clock for DMP_1 is stopped
1
B
System clock for DMP_1 is running
Field
Bits
Type
Description