![Infineon Technologies XC2200 User Manual Download Page 146](http://html1.mh-extra.com/html/infineon-technologies/xc2200/xc2200_user-manual_2055439146.webp)
XC2200 Derivatives
System Units (Vol. 1 of 2)
Central Processing Unit (CPU)
User’s Manual
4-8
V2.1, 2008-08
CPUSV2_X, V2.2
stable (T
n+4
) until a whole 64-bit double word can be buffered (T
n+7
) in the 96-bit prefetch
buffer again.
Table 4-2
Correctly Predicted Instruction Flow (Sequential Execution)
T
n
T
n+1
T
n+2
T
n+3
T
n+4
T
n+5
T
n+6
T
n+7
T
n+8
PMU Address
I
a+16
I
a+24
I
a+32
I
a+40
I
a+40
I
a+40
I
a+40
I
a+48
I
a+48
PMU Data 64bit I
d+1
I
d+2
I
d+3
I
d+4
I
d+5
I
d+5
I
d+5
I
d+5
I
d+7
PREFETCH
96-bit Buffer
I
n+6
…
I
n+9
I
n+9
…
I
n+11
I
n+12
I
n+13
I
n+14
I
n+15
I
n+15
…
I
n+19
I
n+15
…
I
n+19
I
n+16
…
I
n+19
I
n+17
…
I
n+19
I
n+18
…
I
n+21
FETCH
Instruction
Buffer
I
n+5
I
n+6
I
n+7
I
n+8
I
n+9
I
n+10
I
n+11
I
n+12
I
n+13
I
n+14
–
I
n+15
I
n+16
I
n+17
FIFO contents
I
n+3
…
I
n+5
I
n+4
…
I
n+8
I
n+5
…
I
n+11
I
n+6
…
I
n+13
I
n+7
…
I
n+14
I
n+7
…
I
n+14
I
n+8
…
I
n+15
I
n+9
…
I
n+16
I
n+10
…
I
n+17
Fetch from FIFO I
n+4
I
n+5
I
n+6
I
n+7
I
n+7
I
n+8
I
n+9
I
n+10
I
n+11
DECODE
I
n+3
I
n+4
I
n+5
I
n+6
I
n+6
I
n+7
I
n+8
I
n+9
I
n+10
ADDRESS
I
n+2
I
n+3
I
n+4
I
n+5
I
n+6
I
n+6
I
n+7
I
n+8
I
n+9
MEMORY
I
n+1
I
n+2
I
n+3
I
n+4
I
n+5
I
n+6
I
n+6
I
n+7
I
n+8
EXECUTE
I
n
I
n+1
I
n+2
I
n+3
I
n+4
I
n+5
I
n+6
I
n+6
I
n+7
WRITE BACK
–
I
n
I
n+1
I
n+2
I
n+3
I
n+4
I
n+5
I
n+6
I
n+6