![Infineon Technologies XC2200 User Manual Download Page 373](http://html1.mh-extra.com/html/infineon-technologies/xc2200/xc2200_user-manual_2055439373.webp)
XC2200 Derivatives
System Units (Vol. 1 of 2)
System Control Unit (SCU)
User’s Manual
6-113
V2.1, 2008-08
SCU, V1.13
and PVCyCONBx has to be pre-configured for the wake-up transition before the first
power state transition is stated.
A transition sequence is started if a ramp-up trigger is asserted. A transition sequence is
only started if no transition is currently running. The transition sequence itself is the
controlled by the sequence control registers SEQzCONx.
Note: With the start of a sequence a trigger for the WUT is generated. Therefore, the
WUT can be started if configured so (WUCR.AON = 1).
Skipping a Step
If a step is skipped the next not skipped step is executed without any time penalty. If a
step is skipped or not is configured via bit SEQzCONx.SEN.
Stopping the System Clock for a Power Domain
It is required to stop the system clock for each step that select a different core domain
voltage level than the previous step has for a power domain. If the core voltage levels
are unchanged the system clock can stay active. If the system clock has to be stopped
the PSC requests so and for the continuation the asynchronous event has to be
selected.
If the system clock is not stopped synchronous continuation is selected.
If the system clock is stopped asynchronous continuation is selected.
This configuration is ignored if the step is configured to be skipped.
The system clock is enabled again as soon as the selected trigger condition (bit field
TRGSEL in the associated register) is valid again. If no trigger was selected
(TRGSEL = 0000
B
) the system clock is not disabled at all.
This feature is controlled via bits SEQzCONx.CLKEN1, SEQzCONx.CLKENM, and
SEQzCONx.TRGSEL.
Connection to the GSC
In order to stop or activate the operation of peripherals within DMP_1 the GSC is used.
For this purpose the PSCx exit and PSCx entry GSC triggers are used (x = sequence A
or B). If the system clock should be stopped for domain DMP_1 the PSCA entry is used
to bring all blocks in this domain into a state where the system clock can be stopped. If
the system clock should be active for domain DMP_1 the PSCB exit is used to reactivate
the clock system again. Unless disabled via bit SEQCON.GSCBY the entry request is
generated at the start of a sequence (before the first step is executed). Unless disabled
via bit SEQCON.GSCBY the exit request is generated at the end of a sequence (after
the last step is executed).