![Infineon Technologies XC2200 User Manual Download Page 28](http://html1.mh-extra.com/html/infineon-technologies/xc2200/xc2200_user-manual_2055439028.webp)
XC2200 Derivatives
System Units (Vol. 1 of 2)
Architectural Overview
User’s Manual
2-1
V2.1, 2008-08
ArchitectureX22, V1.1
2
Architectural Overview
The architecture of the XC2200 core combines the advantages of both RISC and CISC
processors in a very well-balanced way. This computing and controlling power is
completed by the DSP-functionality of the MAC-unit. The XC2200 integrates this
powerful CPU core with a set of powerful peripheral units into one chip and connects
them very efficiently. On-chip memory blocks with dedicated buses and control units
store code and data. This combination of features results in a high performance
microcontroller, which is the right choice not only for today’s applications, but also for
future engineering challenges. One of the buses used concurrently on the XC2200 is the
LXBus, an internal representation of the external bus interface. This bus provides a
standardized method for integrating additional application-specific peripherals into
derivatives of the standard XC2200.
Figure 2-1
XC2200 Functional Block Diagram
P3
P8
P11
Multi
CAN
C166SV2 - Core
DPRAM
2 Kbytes
CPU
PM
U
DM
U
BRGen
ADC1
8-/10-
Bit,
8/0
Chan.
USIC0
2 Ch.,
64 x
Buffer
RS232,
LIN,
SPI,
IIC, IIS
RTC
WDT
Interrupt & PEC
EBC
LXBus Control
External Bus
Control
DSRAM
16 Kbytes
PSRAM
16/32/64 Kbytes
System Functions
Clock, Reset, Power Control,
StandBy RAM
OCDS
Debug Support
XT
A
L
Interrupt Bus
P
er
iphe
ra
l
Da
ta
B
us
8/
5
P15
P9
P7 P6
Port 5
P4
P2
P1
P0
8
8
8
13
8/
4
4/
3
5
16
8
MC_XC22XX_BLOCKDIAGRAM
Program Flash 0
256 Kbytes
Program Flash 1
192/256 Kbytes
Program Flash 2
0/64/256 Kbytes
GPT
T6
T5
T4
T3
T2
ADC0
8-/10-
Bit,
16/12
Chan.
CC2
T8
T7
2/3/5
chan.
USIC2
2 Ch.,
64 x
Buffer
RS232,
LIN,
SPI,
IIC, IIS
USIC1
2 Ch.,
64 x
Buffer
RS232,
LIN,
SPI,
IIC, IIS
CCU63
T13
T12
CCU60
T13
T12
LXBu
s
IMB
7
P10
16/
11
6
...