BAT32G1x9 user manual | Chapter 6 Universal timer unit Timer4/8
212 / 1149
Rev.1.02
6-62 Example of register setting content when the single trigger pulse output function (master channel) is used
(a) Timer mode register mn (TMRmn).
CKSmn1
1/0
CKSmn0
0
0
CCSmn
0
MAS
TERmn
注
1
STSmn2
0
STSmn1
0
STSmn0
1
CISmn1
1/0
CISmn0
1/0
0
0
MDmn3
1
MDmn2
0
MDmn1
0
MDmn0
0
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
15
TMRmn
operation mode of Channel N
100B: single counting mode
start trigger during operation
0: Trigger input invalid.
start trigger selection
001B: Select Timn pin input valid edge
MASTERmn bit configuration (Channel 2)
1: master control channel
counting clock selection
0: Select operational clock (fMCK)
operational clock (fMCK) selection
00B: select CKm0 as operational clock of Channel n
10B: select CKm1 as operational clock of Channel n.
TImn Pin input edge selection
00B: Detect falling edge
01B: Detect rising edge
10B: Detect both edges
11B: reserved
(b) The timer output register m (TOm).
bit n
TOm
TOmn
0
0: Outputs "0"
by
TOmn.
(c) The timer output enable register m (TOEm).
bit n
TOEm TOEmn
0
0: Stops the TOmn
output
made by the
count run.
(d) The timer output level register m(TOLm).
bit n
TOLm
TOLmn
0
0: Set "0"
when
TOMmn=0
(master channel
output mode).
(e) Timer output mode register m (TOMm).
bit n
TOMm TOMmn
0
0: Set the main control channel output mode.
Remar
k
TMRm2, TMRm4, TMRm6
: MASTERmn=1
TMRm0, TMRm5, TMRm7
: Fixed to "0".
Note: m: Unit number (m=0,1) n: Master channel number (n=0,
2, 4, 6).