BAT32G1x9 user manual | Chapter 6 Universal timer unit Timer4/8
211 / 1149
Rev.1.02
Fig6-61 an example of the basic timing of the operation of the single-trigger pulse output function
TSmn
TEmn
TImn
TCRmn
FFFFH
0000H
a
TDRmn
TOmn
INTTMmn
TSmp
TEmp
TCRmp
FFFFH
0000H
b
TDRmp
INTTMmp
TOmp
a+2
b
a+2
b
master
control
channel
slave
channel
Note: 1.m: Unit number (m=0,1)n: Master channel number (n=0, 2, 4, 6).
p: Slave channel number (m=0Time:n
<
p≤3
,
m=1Time:n
<
p≤7)
2. TSmn,
TSmp: the bit n, p of the timer channel start register m (TSm).
TEmn, TEmp
: The timer channel enable bitn, p of the status register m(TEm).
TImn, TImp
: Input signals for the TImn pin and TImp pin
TCRmn, TCRmp
: Timer count registers mn, mp (TCRmn, TCRmp).
TDRmn, TDRmp
: timer data register mn, mp (TDRmn, TDRmp).
TOmn, TOmp
: Output signals for TOmn pins and TOmp pins