![Cmsemicon BAT32G1 9 Series User Manual Download Page 903](http://html1.mh-extra.com/html/cmsemicon/bat32g1-9-series/bat32g1-9-series_user-manual_2627609903.webp)
BAT32G1x9 user manual | Chapter 22 CAN control
903 / 1149
Rev.1.02
22.7.12
CAN Module Interrupt Status Register (CnINTS).
The CnINTS register indicates the CAN module interrupt status
Figure 22-35. CAN
Module Interrupt Status Register Format
(CnINTS
).
(a) read
(b) write
(a) read
CINTS5-CINTS0
CAN interrupt status bit
0
No related interrupt source events are pending
1
A related interrupt source event is pending
Interrupt StatusBit
Related interrupt source events
CINTS5
Wake up
1
from CAN sleep mode
CINTS4
Arbitration lost interrupt
CINTS3
CAN protocol error interrupted
CINTS2
The CAN error status is interrupted
CINTS1
A valid packet frame receives a completion interrupt to the packet buffer m
CINTS0
Interrupt of packet frame transmission from message buffer m normally completed
1 The CINTS5 bit is set only when the CAN module wakes up from CAN sleep mode via CAN
bus operation. When the software releases the CAN sleep mode, the CINTS5 bit is not set.
(b) write
Clear
CINTS5-CINTS0
CINTS0 to
CINTS5
bits
0
CINTS0 to
CINTS5
has not changed
1
CINTS0 to
CINTS5
is cleared 0
Note: When each state needs to be acknowledged during interrupt processing, clear the status bits of this register with the
software, as these bits are not automatically cleared.