BAT32G1x9 user manual | Chapter 10 Timer M
350 / 1149
Rev.1.02
10.3.16
Timer M interrupt enable register i (TMIERi) (i= 0, 1).
Figure 10-28 the format of Timer M interrupt enable register i (TMIERi) (i=0, 1).
Address: 0x40042A74
(TMIER0),
0x40042A84
(TMIER1) after reset:
00HR/W
symbol
TMIERi
OVIE
Allowed overflow/underflow interrupts
0
Interrupts due to OVF bits and UDF bits (OVI) are prohibited.
1
Interrupts due to OVF bits and UDF bits (OVI) are allowed.
IMIED
Input capture/comparison matching interrupts allow
D
0
Interrupts (IMID) due to IMFD bits are prohibited.
1
Interrupts (IMIDs) due to IMFD bits are allowed.
IMIEC
Input capture/compare matching interrupts allow
C
0
Interrupts due to IMFC bits (IMIC) are prohibited.
1
Interrupts due to IMFC bits (IMCs) are allowed.
IMIEB
Input capture/compare matching interrupts allow
B
0
Interrupts due to IMFB bits (IMIB) are prohibited.
1
Interrupts due to IMFB bits (IMIB) are allowed.
IMIEA
Input capture/compare matching interrupts allow
A
0
Interrupts due to IMFA bits (IMIA) are prohibited.
1
Interrupts due to IMFA bits (IMIA) are allowed.
7
6
5
4
3
21
0
0
0
0
OLife
InIED
IMIEC
InIEB
IMIE EA