
BAT32G1x9 user manual | Chapter 10 Timer M
343 / 1149
Rev.1.02
• Status of timer M status register
i
(TMSRi).
—
0
—
0
UDF
0
OVF
0
IMFD
1
IMFC
0
IMFB
1
IMFA
1
must cclear request
bit
must write 0 to IMFA and IMFB since the corresponding
status flag (IMFA) of enabled interrupt are "0".
TMSRi
2.
When the count value of timer M0 changes from "FFFFH" to "0000H", the overflow flag changes to "1". In
addition, according to the setting of the CCLR0~CCLR2 bit of the TMCR0 register, if the input capture or
comparison match occurs during operation, the count value of timer M0 is changed from " FFFFH" becomes
"0000H" and the overflow sign becomes "1".
3.
This includes
cases where the
TMBFk0
bit (k=C
or
D) of
the
TMMR
register is
"1"
(TMGRk0
is the buffer
register).
4.
When using
DMA,
IMFA
bits,
IMFB
bits,
IMFC
bits, and
IMFD
bits become after DMA
transfers end “1”
。