BAT32G1x9 user manual | Chapter 4 Clock generation circuit
87 / 1149
Rev.1.02
Figure 4-9 The format of Peripheral enable register 0 (PER0) (3/3).
Address: 40020420H
After reset:
00H R/W
Symbol
PER0
CAN0EN
Provides control of the input clock of the CAN module
0
Stop providing the input clock.
• Cannot write CAN0
to use
SFR.
• CAN0
is in reset state.
1
An input clock is provided.
• Can read and write SFR used by CAN0.
TM40EN
Provides control of the input clock of Timer4
0
Stop providing the input clock.
• SFR
used by
universal timer unit 0 cannot be written.
• Universal timer unit
0
is in reset state.
1
An input clock is provided.
•
SFR for reading and writing universal timer unit
0.
Figure 4-10 The format of Peripheral enable register 1 (PER1) (1/2).
Address: 4002081AH
after reset:
00H R/W
Symbol
PER1
DACEN
Provides control of the input clock of the D/A converter
0
Stop providing the input clock.
• Cannot write SFR used by D/A converters.
• The D/A converter is in reset state.
1
An input clock is provided.
• Can read and write SFR used by D/A converters.
TMBEN
Provides control of the input clock of timer B
0
Stop providing the input clock.
• Cannot write SFR for timer B.
• Timer B is in reset state.
1
An input clock is provided.
• SFR can be read and written to timer B.
PGACMPEN
Provides control of the input clock of the amplifier and comparator
0
Stop providing the input clock.
• Cannot write amplifiers and comparators used by
SFR.
• The amplifier comparator is in reset state.
1
An input clock is provided.
• Can read and write SFR for amplifiers and comparators.
7
6
5
4
3
2
2
1
0
DACEN
TMBAndN
PGACMPEN
TMMEN
DMAIn
PWMOPEN
TMCEN
TSTONE
7
6
5
4
3
2
2
1
0
RTCEN
-
ADCIN
IICA0EN
SCI1IN
SCI0EN
CAN0EN
TM40EN