
BAT32G1x9 user manual | Chapter 6 Universal timer unit Timer4/8
182 / 1149
Rev.1.02
TOmP
(output)
initial
state
enable port output
swap
swap
swap
swap
swap
valid voltage level
valid voltage level
valid voltage level
(initial State: low voltage
level)
(initial State: high voltage
level)
(initial State: low voltage
level)
(initial State: high voltage
level)
(valid high voltage level)
(valid low voltage level)
Remarks: 1
Assert:
The output signal of the
TOmp
pin changes from invalid to active.
Reset: The output signal of the TOmp
pin changes from the active level to the invalid level.
2.m: unit number (m=0,1)n: channel number (p=1~3).
(3) TOmn pin change regarding slave channel output mode (TOMmn=1).
(a) Change the setting of the timer output level register m (TOLm) during timer operation
If you change the setting of the TOLm register during timer operation, the setting is valid when the TOmn
pin change condition is generated. The output level of the TOmn pin cannot be changed by overwriting the
TOLm registers.
When the TOMmn bit is "1", the run when changing the value of the TOLm register in the timer run
(TEmn=1) is as follows.
Figure 6-35 When changing the contents of the TOLm register during timer operation
valid voltage level
valid voltage level
valid voltage level
valid voltage level
TO0m
(output)
swap
swap
swap
swap
swap
swap
swap
swap
TOLm
Remarks: 1
Assert:
The output signal of the
TOmn
pin changes from invalid to effective.
Reset: The output signal of the TOmn
pin changes from the active level to the invalid level.
2.m: unit number (m=0,1)n: channel number (m=0: n=0~3, m=1: n=0~7).
(b) Set/reset timing
To achieve 0% and 100% output at PWM output, the TOmn pin/TOmn at the master channel timer interrupt