BAT32G1x9 user manual | Chapter 20 Serial interface IICA
749 / 1149
Rev.1.02
20.3.6
IICA low-level width setting register n (IICWLn).
This register controls the SCLAn pin signal low level width (t
LOW
) and SDAAn pin signal from the serial
interface IICA output.
The IICWLn register is set by the 8-bit memory operation instruction.
Must be disabled in bit7 (IICEn) where
I2C
is disabled to run (IICA control register n0 (IICCTLn0).)=0) when
setting the IICWLn register. After the reset signal is generated, the value of this register changes to "FFH".
For how to set the IICWLn register, refer to "20.4.2The method of transmitting the clock is set by the IICWLn
".
The data retention time is 1/4 of the time set by IICWLn.
Figure 20-9 The format of the IICA low-level width setting register n (IICWLn).
After reset: FFH
R/W
Symbol
7 6 5 4 3 2 1 0
IICWLn
20.3.7
IICA high level width setting register n (IICWHn).
This register controls the SCLAn pin signal high level width and SDAAn pin signal of the serial interface IICA
output. The IICWHn register is set by the 8-bit memory operation instruction.
Must be disabled in bit7 (IICEn) where
I2C
is disabled to run (IICA control register n0 (IICCTLn0). )=0) when
setting the IICWHn register. After the reset signal is generated, the value of this register changes to "FFH".
Figure 20-10 IICA high level width sets the format of register n (IICWHn).
After reset: FFH
R/W
Symbol
7 6 5 4 3 2 1 0
IICWHn
Remarks: 1
For the method of setting the clock transmitted by the main controller, please refer to
20.4.2(1); For how to set
the slave
IICWLn
register and
the IICWHn
register, refer to
2.n=0,1