BAT32G1x9User Manual | Chapter 28 Standby function
1075 / 1149
Rev.1.02
Table 28-2
Operating status in deep sleep mode
Settings for deep sleep
mode
Item
A case in which wFI instructions are executed while the CPU is running on
the main system clock
The CPU clocks at high
speed internal oscillator (fIH)
runs
The CPU runs on an X1 clock
(fX).
The CPU takes the external
master system clock (fEX)
run
System clock
Stop providing clocks to the CPU.
The master
system clock
fIH
Stop it
fX
fEX
Subsystem
clock
fXT
Stay in the state before deep sleep mode.
fEXS
fII
Bit0 (WDSTBYON) and bit4 (WDTON) via option bytes (000C0H) and subsystem clocks
Programmed for the WUTMMCK0 bit of the Mode Control Register (OSMC).
WUTMMCK0=1: Oscillation
WUTMMCK0=0 and WDTON=0: Stop
WUTMMCK0=0, WDTON=1, and WDSTBYON=1:
Oscillation WUTMMCK0=0, WDTON=1, and
WDSTBYON=0: Stop
CPU
Stop running.
Code flash
RAM
Port (latch)
Stay in the state before deep sleep mode.
DIV
Disables operation.
Timer array unit
Disables operation.
Real-time clock (RTC).
Can run.
1
5-bit interval timer
Watchdog timer
Refer to "Chapter
Timer A
• Can be run in event counting mode without TAIO input filter selected.
• Can run when the subsystem clock is selected as the counting source and the RTCLPC
bit of the OSMC register is "0".
• Operates when a low-speed internal oscillator is selected as the counting source.
• Outside of the above: Operation is prohibited.
Timer M
Disables operation.
Timer B
Timer C
Clock output/buzzer output
When the subsystem clock is selected as the counting clock and the RTCLPC bit is "0", it
can run (otherwise disables operation).
A/D converter
Wake-up is possible.
D/A converter
Can run (remain in the state before deep sleep mode is set).
Comparator
Can operate (limited to cases where no digital filter is used).
Universal Serial
Communication Unit (SCI)
Only SSPIp and UARTq can wake up.
Operation is prohibited except for SSPIp and UHRTq.
Serial Array Unit (IICA).
Wake-up can be performed through address matching.
aFCAN
Disables operation.
Data Transfer Controller
(DMA).
Can accept DMA boot source.
Linkage controller
Links between runnable function blocks.
Power-on reset function
Can run.
Voltage detection function
External interrupts
Key interrupt function
CRC
High-speed
Stop running.