11
SLAU367P – October 2012 – Revised April 2020
Copyright © 2012–2020, Texas Instruments Incorporated
Contents
23.2.7
PUC Reset During Register Access
..........................................................................
23.2.8
Enabling the Pulse Generator and the Pulse Counter
.....................................................
23.3
MTIF Block Diagram
......................................................................................................
23.3.1
Test Interface Input
.............................................................................................
23.4
MTIF Registers
............................................................................................................
23.4.1
MTIFPGCNF Register (Offset = 0h) [reset = 6970h]
.......................................................
23.4.2
MTIFPGKVAL Register (Offset = 2h) [reset = 6900h]
.....................................................
23.4.3
MTIFPGCTL Register (Offset = 4h) [reset = 6900h]
.......................................................
23.4.4
MTIFPGSR Register (Offset = 6h) [reset = 0h]
.............................................................
23.4.5
MTIFPCCNF Register (Offset = 8h) [reset = 9600h]
.......................................................
23.4.6
MTIFPCR Register (Offset = Ah) [reset = 0h]
...............................................................
23.4.7
MTIFPCCTL Register (Offset = Ch) [reset = 0h]
...........................................................
23.4.8
MTIFPCSR Register (Offset = Eh) [reset = 0h]
.............................................................
23.4.9
MTIFTPCTL Register (Offset = 10h) [reset = F00h]
.......................................................
24
Watchdog Timer (WDT_A)
..................................................................................................
24.1
WDT_A Introduction
......................................................................................................
24.2
WDT_A Operation
........................................................................................................
24.2.1
Watchdog Timer Counter (WDTCNT)
........................................................................
24.2.2
Watchdog Mode
................................................................................................
24.2.3
Interval Timer Mode
............................................................................................
24.2.4
Watchdog Timer Interrupts
....................................................................................
24.2.5
Fail-Safe Features
..............................................................................................
24.2.6
Operation in Low-Power Modes
..............................................................................
24.3
WDT_A Registers
.........................................................................................................
24.3.1
WDTCTL Register
..............................................................................................
25
Timer_A
...........................................................................................................................
25.1
Timer_A Introduction
.....................................................................................................
25.2
Timer_A Operation
.......................................................................................................
25.2.1
16-Bit Timer Counter
...........................................................................................
25.2.2
Starting the Timer
...............................................................................................
25.2.3
Timer Mode Control
............................................................................................
25.2.4
Capture/Compare Blocks
......................................................................................
25.2.5
Output Unit
......................................................................................................
25.2.6
Timer_A Interrupts
..............................................................................................
25.3
Timer_A Registers
........................................................................................................
25.3.1
TAxCTL Register
...............................................................................................
25.3.2
TAxR Register
...................................................................................................
25.3.3
TAxCCTLn Register
............................................................................................
25.3.4
TAxCCRn Register
............................................................................................
25.3.5
TAxIV Register
..................................................................................................
25.3.6
TAxEX0 Register
...............................................................................................
26
Timer_B
...........................................................................................................................
26.1
Timer_B Introduction
.....................................................................................................
26.1.1
Similarities and Differences From Timer_A
.................................................................
26.2
Timer_B Operation
.......................................................................................................
26.2.1
16-Bit Timer Counter
...........................................................................................
26.2.2
Starting the Timer
...............................................................................................
26.2.3
Timer Mode Control
............................................................................................
26.2.4
Capture/Compare Blocks
......................................................................................
26.2.5
Output Unit
......................................................................................................
26.2.6
Timer_B Interrupts
..............................................................................................
26.3
Timer_B Registers
........................................................................................................
26.3.1
TBxCTL Register
...............................................................................................