FRCTL Registers
295
SLAU367P – October 2012 – Revised April 2020
Copyright © 2012–2020, Texas Instruments Incorporated
FRAM Controller (FRCTL)
7.10.1 FRCTL0 Register
FRAM Controller Control Register 0
Figure 7-3. FRCTL0 Register
15
14
13
12
11
10
9
8
FRCTLPW
rw
rw
rw
rw
rw
rw
rw
rw
7
6
5
4
3
2
1
0
Reserved
NWAITS
Reserved
r-0
rw-[0]
rw-[0]
rw-[0]
r-0
r-0
r-0
r-0
Table 7-2. FRCTL0 Register Description
Bit
Field
Type
Reset
Description
15-8
FRCTLPW
RW
96h
FRCTLPW password. Always reads as 96h.
To enable write access to the FRCTL registers, write A5h. A word write of any
other value causes a PUC.
After a correct password is written and register access is enabled, write a wrong
password in byte mode to disable the access. In this case, no PUC is generated.
7
Reserved
R
0h
Reserved. Always reads as 0.
6-4
NWAITS
RW
0h
Wait state control. Specifies number of wait states (0 to 7) required for an FRAM
access (cache miss). 0 implies no wait states.
3
Reserved
R
0h
Reserved. Must be written as 0.
2-0
Reserved
R
0h
Reserved. Always reads as 0.