ADC12_B Registers
912
SLAU367P – October 2012 – Revised April 2020
Copyright © 2012–2020, Texas Instruments Incorporated
ADC12_B
34.3.14 ADC12IFGR2 Register (offset = 10h) [reset = 0000h]
ADC12_B Interrupt Flag 2 Register
Figure 34-27. ADC12IFGR2 Register
15
14
13
12
11
10
9
8
Reserved
r0
r0
r0
r0
r0
r0
r0
r0
7
6
5
4
3
2
1
0
Reserved
ADC12RDYIFG ADC12TOVIFG
ADC12OVIFG
ADC12HIIFG
ADC12LOIFG
ADC12INIFG
Reserved
r0
rw-(0)
rw-(0)
rw-(0)
rw-(0)
rw-(0)
rw-(0)
r0
Table 34-17. ADC12IFGR2 Register Description
Bit
Field
Type
Reset
Description
15-7
Reserved
R
0h
Reserved. Always reads as 0.
6
ADC12RDYIFG
RW
0h
ADC12_B local reference buffer ready interrupt flag. The flag does not occur if
the sample trigger has not been asserted.
0b = No interrupt pending
1b = Interrupt pending
5
ADC12TOVIFG
RW
0h
ADC12_B conversion-time-overflow interrupt flag.
0b = No interrupt pending
1b = Interrupt pending
4
ADC12OVIFG
RW
0h
ADC12MEMx overflow-interrupt flag.
0b = No interrupt pending
1b = Interrupt pending
3
ADC12HIIFG
RW
0h
Interrupt flag for exceeding the upper limit interrupt of the window comparator for
ADC12MEMx result register.
0b = No interrupt pending
1b = Interrupt pending
2
ADC12LOIFG
RW
0h
Interrupt flag for falling short of the lower limit interrupt of the window comparator
for the ADC12MEMx result register.
0b = No interrupt pending
1b = Interrupt pending
1
ADC12INIFG
RW
0h
Interrupt flag for the ADC12MEMx result register being greater than the
ADC12LO threshold and below the ADC12HI threshold interrupt.
0b = No interrupt pending
1b = Interrupt pending
0
Reserved
R
0h
Reserved. Always reads as 0.