eUSCI_A SPI Registers
809
SLAU367P – October 2012 – Revised April 2020
Copyright © 2012–2020, Texas Instruments Incorporated
Enhanced Universal Serial Communication Interface (eUSCI) – SPI Mode
31.4.3 UCAxSTATW Register
eUSCI_Ax Status Register
Figure 31-7. UCAxSTATW Register
15
14
13
12
11
10
9
8
Reserved
r0
r0
r0
r0
r0
r0
r0
r0
7
6
5
4
3
2
1
0
UCLISTEN
UCFE
UCOE
Reserved
UCBUSY
rw-0
rw-0
rw-0
rw-0
rw-0
rw-0
rw-0
r-0
Can be modified only when UCSWRST = 1.
Table 31-5. UCAxSTATW Register Description
Bit
Field
Type
Reset
Description
15-8
Reserved
R
0h
Reserved
7
UCLISTEN
RW
0h
Listen enable. The UCLISTEN bit selects loopback mode.
0b = Disabled
1b = Enabled. The transmitter output is internally fed back to the receiver.
6
UCFE
RW
0h
Framing error flag. This bit indicates a bus conflict in 4-wire master mode. UCFE
is not used in 3-wire master or any slave mode.
0b = No error
1b = Bus conflict occurred
5
UCOE
RW
0h
Overrun error flag. This bit is set when a character is transferred into UCxRXBUF
before the previous character was read. UCOE is cleared automatically when
UCxRXBUF is read, and must not be cleared by software. Otherwise, it does not
function correctly.
0b = No error
1b = Overrun error occurred
4-1
Reserved
RW
0h
Reserved
0
UCBUSY
R
0h
eUSCI busy. This bit indicates if a transmit or receive operation is in progress.
0b = eUSCI inactive
1b = eUSCI transmitting or receiving