SAPH and SAPH_A Registers
522
SLAU367P – October 2012 – Revised April 2020
Copyright © 2012–2020, Texas Instruments Incorporated
Sequencer for Acquisition, Programmable Pulse Generator, and Physical
Interface (SAPH, SAPH_A)
21.8.5 SAPHICR/SAPH_AICR Register (Offset = 8h) [reset = 0h]
SAPHICR/SAPH_AICR is shown in
and described in
.
Return to
Interrupt Clear Register
Figure 21-25. SAPHICR/SAPH_AICR Register
15
14
13
12
11
10
9
8
RESERVED
DAV
RESERVED
W-0h
HW1C-0h
W-0h
7
6
5
4
3
2
1
0
RESERVED
PNGDN
SEQDN
TMFTO
DATAERR
W-0h
HW1C-0h
HW1C-0h
HW1C-0h
HW1C-0h
Table 21-10. SAPHICR/SAPH_AICR Register Field Descriptions
Bit
Field
Type
Reset
Description
15
RESERVED
W
0h
14
DAV
HW1C
0h
Writing one this bit to clear any previous DMA access violations
13-4
RESERVED
W
0h
3
PNGDN
HW1C
0h
Writing one this bit to clear the pending PNGDN interrupt.
Reset type: PUC
2
SEQDN
HW1C
0h
Writing one this bit to clear the pending SEQDN interrupt.
Reset type: PUC
1
TMFTO
HW1C
0h
Writing one this bit to clear the pending TIMEMARK F (timeout)
interrupt
Reset type: PUC
0
DATAERR
HW1C
0h
Writing one this bit to clear the pending DATAERR interrupt.
Reset type: PUC