MTIF Registers
633
SLAU367P – October 2012 – Revised April 2020
Copyright © 2012–2020, Texas Instruments Incorporated
Metering Test Interface (MTIF)
23.4.8 MTIFPCSR Register (Offset = Eh) [reset = 0h]
MTIFPCSR is shown in
and described in
Return to
Pulse Counter Status Register
Figure 23-12. MTIFPCSR Register
15
14
13
12
11
10
9
8
RESERVED
R/W-0h
7
6
5
4
3
2
1
0
RESERVED
PCOFL
PCRA
R/W-0h
RH/W-0h
RH/W-0h
Table 23-13. MTIFPCSR Register Field Descriptions
Bit
Field
Type
Reset
Description
15-2
RESERVED
R/W
0h
1
PCOFL
RH/W
0h
Pulse counter overflow. This bit indicates an overflow of the pulse
counter when its value changes since the last read request
procedure. It is basically the 17th bit of the counter
Reset type: PUC
0
PCRA
RH/W
0h
Pulse counter read acknowledge. This acknowledges the update of
the PCR register as response to the MTIFPCCTL.PCRR read
request. Note!: A read request is being latched. A temporary disable
(MTIFPCCNF.PCEN=0) allows a time shift. The read will then be
performed and acknowledged after the clock is reenabled.
Reset type: PUC