HSPLL Registers
494
SLAU367P – October 2012 – Revised April 2020
Copyright © 2012–2020, Texas Instruments Incorporated
High-Speed PLL (HSPLL)
20.6.10 HSPLLUSSXTLCTL Register (Offset = 12h) [reset = 100h]
HSPLLUSSXTLCTL is shown in
and described in
.
Return to
USSXT Control Register.
HSPLL has a dedicated XTAL which generates the input frequency of the HSPLL.
Figure 20-12. HSPLLUSSXTLCTL Register
15
14
13
12
11
10
9
8
RESERVED
OSCTYPE
XTOUTOFF
R-0h
R/W-0h
R/W-1h
7
6
5
4
3
2
1
0
RESERVED
OSCSTATE
USSXTEN
R-0h
R-0h
R/W-0h
Table 20-11. HSPLLUSSXTLCTL Register Field Descriptions
Bit
Field
Type
Reset
Description
15-10
RESERVED
R
0h
Reserved
9
OSCTYPE
R/W
0h
Oscillator Type.
The oscillator output clock is gated until it is fully stablized after
power up in order to provide a stable clock frequency to HSPLL.
0h (R) = XTAL : Gating Counter Length: 4096. It is recommended to
use this configuration for crystal resonators.
Note: the counter counts the oscillator clock, so total time can be
calculated as Time = 4096 x 1/Oscillator Clock Frequency.
1h (R) = CERAMIC : Gating Counter Length: 512. It is recommended
to use this configuration for ceramic resonators.
Note: the counter counts the oscillator clock, so total time can be
calculated as Time = 512x 1/Oscillator Clock Frequency.
8
XTOUTOFF
R/W
1h
USSXT Buffered Output OFF
0h (R/W) = Enable USSXT buffered output
1h (R/W) = Disable USSXT buffered output. Default.
7-2
RESERVED
R
0h
Reserved
1
OSCSTATE
R
0h
Oscillator start indication. This bit indicates that the oscillator started
and has sufficient signal strength (not signal quality)
0h (R) = Oscillator is either not enabled or in the middle of start-up
transition.
1h (R) = Oscillator has started but is not stable yet. Wait for sufficient
time for stabilization.
0
USSXTEN
R/W
0h
USSXT Enable.
Reset type: PUC
0h (R) = Disable USSXT Oscillator
1h (R) = Enable USSXT Oscillator