SDHS Registers
605
SLAU367P – October 2012 – Revised April 2020
Copyright © 2012–2020, Texas Instruments Incorporated
Sigma-Delta High Speed (SDHS)
22.5.9 SDHSCTL0 Register (Offset = 10h) [reset = 8001h]
SDHSCTL0 is shown in
and described in
Return to
SDHS Control Register 0.
When SDHSCTL3.TRGEN bit = 1 or SDHSCTL5.SDHS_LOCK bit = 1, this register is locked. In that case,
an attempt to update this registers will be ignored.
Figure 22-35. SDHSCTL0 Register
15
14
13
12
11
10
9
8
TRGSRC
Reserved
SHIFT
OBR
DFMSEL
R/W-1h
R-0h
R/W-0h
R/W-0h
R/W-0h
7
6
5
4
3
2
1
0
DALGN
Reserved
INTDLY
AUTOSSDIS
R/W-0h
R-0h
R/W-0h
R/W-1h
Table 22-20. SDHSCTL0 Register Field Descriptions
Bit
Field
Type
Reset
Description
15
TRGSRC
R/W
1h
SDHS trigger source select.
Reset type: PUC
0h (R/W) = Register control mode:
- SDHSCTL4.SDHSON is the source of the SHDS_PWR_UP/DOWN
signal
- SDHSCTL5.SSTART is the source of the
CONVERSION_START/STOP signal
1h (R/W) = ASQ control mode: The SDHS is controlled by the ASQ.
- ASQ_ACQARM signal from the ASQ is the source of the
SHDS_PWR_UP/DOWN signal
- ASQ_ACQTRIG signal from the ASQ is the source of the
CONVERSION_START/STOP signal
14
Reserved
R
0h
Reserved. Always reads as 0.
13-12
SHIFT
R/W
0h
MSB Shift.
Reset type: PUC
0h (R/W) = No Shift, MSB.
1h (R/W) = MSB - 1 (Shift left by 1 from filter out). If
SDHSCTL0.OBR = 2, then this configuration is invalid. No shift is
performed.
2h (R/W) = MSB -2 (Shift left by 2 from filter out). If SDHSCTL0.OBR
= 1, then this configuration is invalid. No shift is performed.
3h (R/W) = Reserved (No shift)
11-10
OBR
R/W
0h
Output Bit Resolution.
Reset type: PUC
0h (R/W) = 12-bit
1h (R/W) = 13-bit
2h (R/W) = 14-bit
3h (R/W) = Reserved (default: 12-bit)
9-8
DFMSEL
R/W
0h
Data format.
Reset type: PUC
0h (R/W) = 2's complement
1h (R/W) = Offset binary
2h (R/W) = Reserved (defaults to 0, 2s complement)
3h (R/W) = Reserved (defaults to 0, 2s complement)